收藏 分销(赏)

EUP3284芯片3A同步降压稳压器-骊微电子.pdf

上传人:深圳****子科... 文档编号:61814 上传时间:2022-03-04 格式:PDF 页数:10 大小:1.29MB
下载 相关 举报
EUP3284芯片3A同步降压稳压器-骊微电子.pdf_第1页
第1页 / 共10页
EUP3284芯片3A同步降压稳压器-骊微电子.pdf_第2页
第2页 / 共10页
EUP3284芯片3A同步降压稳压器-骊微电子.pdf_第3页
第3页 / 共10页
EUP3284芯片3A同步降压稳压器-骊微电子.pdf_第4页
第4页 / 共10页
EUP3284芯片3A同步降压稳压器-骊微电子.pdf_第5页
第5页 / 共10页
点击查看更多>>
资源描述

1、EUP3284G Ver1.0 May 2017 1 DESCRIPTION The EUP3284G is a synchronous current mode buck regulator capable of driving 3A continuous load current with excellent line and load regulation. The EUP3284G can operate with an input range 4.5V to 32V and the output can be externally set from 0.92V to 20V with

2、 a resistor divider. Fault condition protection includes cycle-by-cycle current limiting and thermal shutdown. In shutdown mode the regulator draws 3 A of supply current. Programmable soft-start minimizes the inrush supply current and the output overshoot at initial startup. Automatic pulse skipping

3、 mode operation increase efficiency at light loads. The EUP3284G require a minimum number of external components. Typical Application Circuit FEATURES 3A Output Current Automatic Pulse Skipping Mode at Light Load Integrated 140m /100m DMOS Switches 4.5V to 32V Input Operating Range Output Adjustable

4、 from 0.92V to 20V Up to 94% Efficiency 3 A Shutdown Current Fixed 340KHz Frequency Programmable Soft-Start Thermal Shutdown and Overcurrent Protection Input Supply Undervoltage Lockout 220ns Minimum On Time Available in SOP-8 (EP) Package RoHS Compliant and 100% Lead(Pb)-Free Halogen-Free APPLICATI

5、ONS Distributed Power Systems Networking Systems PC Monitors Portable Electronics Figure 1. 12V to 3.3V/5V Application Circuit 深圳市骊微电子科技有限公司 现货TEL:13808858392 杜S EUP3284G Ver1.0 May 2017 2 Typical Application Circuit (continued) Figure2. 32V to 3.3V/5V Application Circuit Pin Configurations Package

6、Type Pin Configurations SOP-8 (EP) Pin Description PIN PIN NAMEDESCRIPTION 1 BS High-Side Gate Drive Boost Input. BS supplies the drive for the high-side N-Channel DMOS switch. Connect a 0.01F or greater capacitor from SW to BS to power the high side switch. 2 IN Input Supply Pin. IN supplies the po

7、wer to the IC, as well as the step-down converter switches. Drive IN with a 4.5V to 32V power source. Bypass IN to GND with a suitably large capacitor to minimize input ripple to the IC. See Input Capacitor Section of the applications notes. 3 SW Power Switching Output. Connect the output LC filter

8、from SW to the output load. 4 9 (Exposed Pad) GND Ground. GND pin should be connected to the exposed thermal pad for proper operation. This power thermal pad should be connected to PCB ground plane using multiple vias for good thermal performance. 5 FB Output Feedback Input. FB senses the output vol

9、tage and regulates it. Drive FB with a resistive voltage divider connected to it from the output voltage. The feedback threshold is 0.92V. See Setting the Output Voltage. 6 COMP Loop compensation Input. Connect a series RC network from COMP to GND to compensate the regulation control loop. See Compe

10、nsation. 7 EN Enable Input. EN is a logic input that controls the regulator on or off. Drive EN high to turn on the regulator; low to turn it off. Dont leave EN pin floating. Directly connect EN to IN (or through a resistance) for automatic startup. 8 SS Soft-Start Control Input. Connect an external

11、 capacitor to program the soft-start. If unused, leave it open, which means internal soft-start function. 深圳市骊微电子科技有限公司 EUP3284G Ver1.0 May 2017 3 Ordering Information Order Number Package Type Marking Quantity per ReelOperating Temperature Range EUP3284GWIR1SOP-8 (EP) xxxxx 3284G 2500 -40 C to +85C

12、 EUP3284G Lead Free Code 1: Lead Free, Halogen-Free Packing R: Tape & Reel Operating temperature range I: Industry Standard Package Type W: SOP(EP) Block Diagram Figure 3.Functional Block Diagram 深圳市骊微电子科技有限公司 EUP3284G Ver1.0 May 2017 4 Absolute Maximum Ratings (1) Supply Voltage (VIN) - -0.3V t

13、o +34V Enable Voltage (VEN) - -0.3V to +34V Switch Voltages (VSW) - -1V to VIN +0.3V Boot Voltage (VBS) - VSW -0.3V to VSW +6V All Other Pins - -0.3V to +6V Junction Temperature - 150C Lead Temperature - 260C Storage Temperature -65C to +150C Output Voltage VOUT -0.92V to 20V Thermal Resistance JA (

14、SOP-8_EP) - 60C /W Thermal Resistance JC(SOP-8_EP) - 20C /W Maximum Power Dissipation (PD) - 2.083W Recommend Operating Conditions (2) Input Voltage VIN -4.5V to 32V Ambient Operating Temp -40C to +85C Note(1):Stress beyond those listed under “Absolute Maximum Ratings” may damage the device. Note(2)

15、:The device is not guaranteed to function outside the recommended operating conditions. Electrical Characteristics The denote specifications which apply over the full operating temperature range, otherwise specification are VIN=12V , TA=25C unless otherwise specified. EUP3284G Parameter Conditions M

16、in. Typ. Max. Unit Shutdown Supply Current VEN=0V 3 5 A Supply Current VFB=1V 1 1.4 mA 0.902 0.92 0.938 Feedback Voltage 4.5VIN30V 0.892 0.92 0.948 V Error Amplifier Voltage Gain 800 V/V Error Amplifier Transconductance IC = 10A 650 A/V High-Side Switch On-Resistance 140 m Low-Side Switch On-Resista

17、nce 100 m High-Side Switch Leakage Current VEN=0V, VSW=0V 5 A Upper Switch Current Limit Minimum Duty Cycle 3.8 5.5 A Lower Switch Current Limit From Drain to Source 0 A COMP to Current Sense Transconductance 4.5 A/V Oscillation Frequency 300 340 380 KHz Short Circuit Oscillation Frequency VFB=0V 11

18、0 KHz Maximum Duty Cycle VFB=0.7V 96 % Minimum On Time 220 ns EN High Threshold 2 EN Input Voltage EN Low Threshold 0.4 V Input Under Voltage Lockout Threshold VIN Rising 3.8 4.1 4.4 V Soft-Start Charge Current VSS=0V 6 A Thermal Shutdown 160 C 深圳市骊微电子科技有限公司 EUP3284G Ver1.0 May 2017 5 Typical Operat

19、ing Characteristics (See Figure1, C1=10F, C2=22F 2, L=10H, TA=+25C) 深圳市骊微电子科技有限公司 EUP3284G Ver1.0 May 2017 6 Typical Operating Characteristics (continued) (See Figure1, C1=10F, C2=22F 2, L=10H, TA=+25C) 深圳市骊微电子科技有限公司 EUP3284G Ver1.0 May 2017 7 Functional Description The EUP3284G regulates input volt

20、ages from 4.5V to 30V down to an output voltage as low as 0.92V, and supplies up to 3A of load current. The EUP3284G uses current-mode control to regulate the output voltage. The output voltage is measured at FB through a resistive voltage divider and amplified through the internal transconductance

21、error amplifier. The voltage at the COMP pin is compared to the switch current (measured internally) to control the output voltage. The converter uses internal N-Channel MOSFET switches to step-down the input voltage to the regulated output voltage. Since the high side MOSFET requires a gate voltage

22、 greater than the input voltage, a boost capacitor connected between SW and BS is needed to drive the high side gate. The boost capacitor is charged from the internal 5V rail when SW is low. At light loads, the inductor current may reach zero or reverse on each pulse. The bottom DMOS is turned off b

23、y the current reversal comparator and the switch voltage will ring. This is discontinuous mode operation, and is normal behavior for the switching regulator. At light load, the EUP3284G will automatically skip pulses in pulse skipping mode operation to maintain output regulation and increases effici

24、ency. When the FB pin voltage exceeds 13% of the nominal regulation value of 0.92V, the over voltage comparator is tripped and forcing the high-side switch off. Application Information Setting the Output Voltage The output voltage is set using a resistive voltage divider connected from the output vo

25、ltage to FB. The voltage divider divides the output voltage down to the feedback voltage by the ratio: Thus the output voltage is: R2 can be as high as 100k , but a typical value is 10k . Using the typical value for R2, R1 is determined by: For example, for a 3.3V output voltage, R2 is 10k and R1 is

26、 26.1k . Inductor The inductor is required to supply constant current to the load while being driven by the switched input voltage. A larger value inductor will result in less ripple current that will in turn result in lower output ripple voltage. However, the larger value inductor will have a large

27、r physical size, higher series resistance, and/or lower saturation current. A good rule for determining inductance is to allow the peak-to-peak ripple current to be approximately 30% of the maximum switch current limit. Also, make sure that the peak inductor current is below the maximum switch curre

28、nt limit. The inductance value can be calculated by: Where VOUT is the output voltage, VIN is the input voltage, fS is the switching frequency, and IL is the peak-to-peak inductor ripple current. Choose an inductor that will not saturate under the maximum inductor peak current, calculated by: Where

29、ILOAD is the load current. The choice of which style inductor to use mainly depends on the price vs. size requirements and any EMI constraints. Optional Schottky Diode During the transition between the high-side switch and low-side switch, the body diode of the low-side power MOSFET conducts the ind

30、uctor current. The forward voltage of this body diode may be high and cause efficiency loss. An optional small 1A Schottky diode B130 in parallel with low-side switch is recommended to improve overall efficiency when input voltage is higher. Input Capacitor The input current to the step-down convert

31、er is discontinuous, therefore a capacitor is required to supply the AC current while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors are preferred, but tantalum or low-ESR electrolytic capacitors will also suffice. Choose X5R or X7R dielectrics

32、when using ceramic capacitors. Since the input capacitor (C1) absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated by: The worst-case condition occurs at VIN = 2VOUT, where IC1 = ILOAD/2. For simplification, use a

33、n input capacitor with a RMS current rating greater than half of the maximum load current. The input capacitor can be electrolytic, tantalum or R2R1 R2 OUT V FB V 2R 2R1R 92. 0 OUT V 92. 0 OUT V81.101R k IN V OUT V 1 L S f2 OUT V LOAD I LP I IN V OUT V 1 L I S f OUT V L IN V OUT V 1 IN V OUT V LOAD

34、I 1C I 深圳市骊微电子科技有限公司 EUP3284G Ver1.0 May 2017 8 ceramic. When using electrolytic or tantalum capacitors, a small, high quality ceramic capacitor, i.e. 0.1F, should be placed as close to the IC as possible. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficie

35、nt charge to prevent excessive voltage ripple at input. The input voltage ripple for low ESR capacitors can be estimated by: Where C1 is the input capacitance value. For simplification, choose the input capacitor whose RMS current rating greater than half of the maximum load current. Output Capacito

36、r The output capacitor (C2) is required to maintain the DC output voltage. Ceramic, tantalum, or low ESR electrolytic capacitors are recommended. Low ESR capacitors are preferred to keep the output voltage ripple low. The output voltage ripple can be estimated by: Where C2 is the output capacitance

37、value and RESR is the equivalent series resistance (ESR) value of the output capacitor. When using ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance which is the main cause for the output voltage ripple. For simplification, the output voltage ripple can be

38、estimated by: When using tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated to: The characteristics of the output capacitor also affect the stability of the regulation system. The EUP3284H can be

39、optimized for a wide range of capacitance and ESR values. Compensation Components EUP3284G employs current mode control for easy compensation and fast transient response. The system stability and transient response are controlled through the COMP pin. COMP is the output of the internal transconducta

40、nce error amplifier. A series capacitor- resistor combination sets a pole-zero combination to govern the characteristics of the control system. The DC gain of the voltage feedback loop is given by: Where VFB is the feedback voltage (0.92V), AVEA is the error amplifier voltage gain, GCS is the curren

41、t sense transconductance and RLOAD is the load resistor value. The system has two poles of importance. One is due to the compensation capacitor (C3) and the output resistor of the error amplifier, and the other is due to the output capacitor and the load resistor. These poles are located at: Where G

42、EA is the error amplifier transconductance. The system has one zero of importance, due to the compensation capacitor (C3) and the compensation resistor (R3). This zero is located at: The system may have another zero of importance, if the output capacitor has a large capacitance and/or a high ESR val

43、ue. The zero, due to the ESR and capacitance of the output capacitor, is located at: In this case, a third pole set by the compensation capacitor (C4) and the compensation resistor (R3) is used to compensate the effect of the ESR zero on the loop gain. This pole is located at: The goal of compensati

44、on design is to shape the converter transfer function to get a desired loop gain. The system crossover frequency where the feedback loop has the unity gain is important. Lower crossover OUT V FB V EAV A CS G LOAD R VDC A VEA AC32 EA G P1 f LOAD RC22 1 P2 f R3C32 1 Z1 f ESR RC22 1 ESR f R3C42 1 P3 f

45、VIN VOUT 1 VIN VOUT S f1C LOAD I IN V C2 S f8 1 ESR R IN V OUT V 1 L S f OUT V OUT V IN V OUT V 1 2CL 2 S f8 OUT V OUT V ESR R IN V OUT V 1 L S f OUT V OUT V 深圳市骊微电子科技有限公司 EUP3284G Ver1.0 May 2017 9 frequencies result in slower line and load transient responses, while higher crossover frequencies co

46、uld cause the system instability. A good standard is to set the crossover frequency below one-tenth of the switching frequency. To optimize the compensation components, the following procedure can be used: 1.Choose the compensation resistor (R3) to set the desired crossover frequency. Determine R3 b

47、y the following equation: Where fC is the desired crossover frequency, which is typically below one tenth of the switching frequency. 2.Choose the compensation capacitor (C3) to achieve the desired phase margin. For applications with typical inductor values, setting the compensation zero (fZ1) below

48、 one-forth of the crossover frequency provides sufficient phase margin. Determine C3 by the following equation: Where R3 is the compensation resistor. 3. Determine if the second compensation capacitor (C4) is required. It is required if the ESR zero of the output capacitor is located at less than ha

49、lf of the switching frequency, or the following relationship is valid: If this is the case, then add the second compensation capacitor (C4) to set the pole fP3 at the location of the ESR zero. Determine C4 by the equation: To simplify design efforts using the EUP3284Gthe typical design for common ap

50、plication are listed in Table1. External Bootstrap Diode It is recommended that an external bootstrap diode be added when the system has a 5V fixed input or the power supply generates a 5V output. This helps improve the efficiency of the regulator. Figure 4. Add Optional External Bootstrap Diode to Enha

展开阅读全文
相似文档                                   自信AI助手自信AI助手
猜你喜欢                                   自信AI导航自信AI导航
搜索标签

当前位置:首页 > 行业资料 > 家电行业

移动网页_全站_页脚广告1

关于我们      便捷服务       自信AI       AI导航        获赠5币

©2010-2024 宁波自信网络信息技术有限公司  版权所有

客服电话:4008-655-100  投诉/维权电话:4009-655-100

gongan.png浙公网安备33021202000488号   

icp.png浙ICP备2021020529号-1  |  浙B2-20240490  

关注我们 :gzh.png    weibo.png    LOFTER.png 

客服