ImageVerifierCode 换一换
格式:PDF , 页数:31 ,大小:1.24MB ,
资源ID:230137      下载积分:19 金币
验证码下载
登录下载
邮箱/手机:
验证码: 获取验证码
温馨提示:
支付成功后,系统会自动生成账号(用户名为邮箱或者手机号,密码是验证码),方便下次登录下载和查询订单;
特别说明:
请自助下载,系统不会自动发送文件的哦; 如果您已付费,想二次下载,请登录后访问:我的下载记录
支付方式: 支付宝    微信支付   
验证码:   换一换

开通VIP
 

温馨提示:由于个人手机设置不同,如果发现不能下载,请复制以下地址【https://www.zixin.com.cn/docdown/230137.html】到电脑端继续下载(重复下载【60天内】不扣币)。

已注册用户请登录:
账号:
密码:
验证码:   换一换
  忘记密码?
三方登录: 微信登录   QQ登录  
声明  |  会员权益     获赠5币     写作写作

1、填表:    下载求助     留言反馈    退款申请
2、咨信平台为文档C2C交易模式,即用户上传的文档直接被用户下载,收益归上传人(含作者)所有;本站仅是提供信息存储空间和展示预览,仅对用户上传内容的表现方式做保护处理,对上载内容不做任何修改或编辑。所展示的作品文档包括内容和图片全部来源于网络用户和作者上传投稿,我们不确定上传用户享有完全著作权,根据《信息网络传播权保护条例》,如果侵犯了您的版权、权益或隐私,请联系我们,核实后会尽快下架及时删除,并可随时和客服了解处理情况,尊重保护知识产权我们共同努力。
3、文档的总页数、文档格式和文档大小以系统显示为准(内容中显示的页数不一定正确),网站客服只以系统显示的页数、文件格式、文档大小作为仲裁依据,个别因单元格分列造成显示页码不一将协商解决,平台无法对文档的真实性、完整性、权威性、准确性、专业性及其观点立场做任何保证或承诺,下载前须认真查看,确认无误后再购买,务必慎重购买;若有违法违纪将进行移交司法处理,若涉侵权平台将进行基本处罚并下架。
4、本站所有内容均由用户上传,付费前请自行鉴别,如您付费,意味着您已接受本站规则且自行承担风险,本站不进行额外附加服务,虚拟产品一经售出概不退款(未进行购买下载可退充值款),文档一经付费(服务费)、不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
5、如你看到网页展示的文档有www.zixin.com.cn水印,是因预览和防盗链等技术需要对页面进行转换压缩成图而已,我们并不对上传的文档进行任何编辑或修改,文档下载后都不会有水印标识(原文档上传前个别存留的除外),下载后原文更清晰;试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓;PPT和DOC文档可被视为“模板”,允许上传人保留章节、目录结构的情况下删减部份的内容;PDF文档不管是原文档转换或图片扫描而得,本站不作要求视为允许,下载前自行私信或留言给上传者【曲****】。
6、本文档所展示的图片、画像、字体、音乐的版权可能需版权方额外授权,请谨慎使用;网站提供的党政主题相关内容(国旗、国徽、党徽--等)目的在于配合国家政策宣传,仅限个人学习分享使用,禁止用于任何广告和商用目的。
7、本文档遇到问题,请及时私信或留言给本站上传会员【曲****】,需本站解决可联系【 微信客服】、【 QQ客服】,若有其他问题请点击或扫码反馈【 服务填表】;文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“【 版权申诉】”(推荐),意见反馈和侵权处理邮箱:1219186828@qq.com;也可以拔打客服电话:4008-655-100;投诉/维权电话:4009-655-100。

注意事项

本文(NI pxie-582 features功能指南使用手册.pdf)为本站上传会员【曲****】主动上传,咨信网仅是提供信息存储空间和展示预览,仅对用户上传内容的表现方式做保护处理,对上载内容不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知咨信网(发送邮件至1219186828@qq.com、拔打电话4008-655-100或【 微信客服】、【 QQ客服】),核实后会尽快下架及时删除,并可随时和客服了解处理情况,尊重保护知识产权我们共同努力。
温馨提示:如果因为网速或其他原因下载失败请重新下载,重复下载【60天内】不扣币。 服务填表

NI pxie-582 features功能指南使用手册.pdf

1、2023-03-01PXIe-5820 FeaturesPXIe-5820 Feat uresCont ent sPXIe-5820.3PXIe-5820.3PXIe-5820 Block Diagram.7FPGA Basecard Subsyst em.8l/Q Input.18l/Q O ut put.19Cable Select ion.20Different ial O perat ion.22Synchronizat ion Using NI-RFSA and NI-RFSG.23Ext ernal Device Int erface Considerat ions.23Devic

2、e Warm-Up.24Power O n,Reset,and Download Condit ions.24Calibrat ion.25Self-Calibrat ion.26NI-TClk Manual Calibrat ion Using NI-RFSA.29NI-TClk Manual Calibrat ion Using NI-RFSG.30Unsupport ed NI-RFSG Feat ures.31/PXIe-5820 FeaturesPXIe-5820500 MHz,1 GHz l/Q Bandwidt h,Baseband PXI Vect or Signal Tran

3、sceiver 1 GHz complex l/Q equalized bandwidt h DC t o 500 MHz frequency rangePXIe-5820 National InstrumentsPXIe-5820 FeaturesFigure 1.PXIe-5820 Front Panel and LEDsNlPXIe-S20Vectorgaseband IQ.1.25 GS/sO oQ+。5._,4 PXIe-5820 FeaturesTable 1.General Connect or Descript ionsConnect orDescript ionConnect

4、 or TypeREFINInput connect or t hat allows for t he use of an ext ernal 10 MHz Reference Clock.MMPX(f)REF O UTO ut put connect or t hat can export a 10 MHz Reference Clock.MMPX(f)PFIOProgrammable-funct ion digit al I/O(DIO)connect or for use wit h t riggers or event s.MMPX(f)DIOMult i-signal DIO con

5、nect or t hat provides access t o FPGA mult i-gigabit t ransceivers(MGTs)and general purpose LVCMO S signals.Nano-Pit ch I/OConnect orDescript ionConnect or Typel/QO UT 1+O ut put connect or for 1+MMPX(f)signals.1-O ut put connect or for 1-signals.MMPX(f)Q+O ut put connect or for Q+signals.MMPX(f)Q-

6、O ut put connect or for Q-signals.MMPX(f)l/QIN 1+Input connect or for 1+signals.MMPX(f)1-Input connect or for 1-signals.MMPX(f)Q+Input connect or for Q+signals.MMPX(f)National InstrumentsPXIe-5820 FeaturesSolid greenThe device is generat ing a waveform.Connect orDescript ionConnect or TypeQ-Input co

7、nnect or for Q-signals.MMPX(f)Table 2.1/Q Connect or Descript ionsLEDIndicat ionsACCESSIndicat es t he basic hardware st at us of t he device.O ffThe device is not yet funct ional or has det ect ed a problem wit h a PXI Express power rail.AmberThe device is being accessed.Accessed means t hat you ar

8、e writ ing t o t he device set up regist ers t o cont rol t he device,reading from t he device t o monit or t he device st at us,or t ransferring dat a t o/from t he device.GreenThe device is cont rollable t hrough t he soft ware.ACTIVEO ffThe device is idle.Dim amberThe device is wait ing for an ac

9、quisit ion Reference Trigger.Solid amberThe device is acquiring a waveform.Solid redThe device has det ect ed an error.The LED remains red unt il t he error condit ion is removed.Not The indicat ors are list ed in increasing order of priorit y.For example,if you are generat ing a waveform using NI-R

10、FSG and wait ing6 PXIe-5820 FeaturesTable 3.LED Indicat orsLEDIndicat ionson an acquisit ion Reference Trigger in NI-RFSA,t he LED is dim amber.Figure 2.PXIe-5820 DIO Connect or Pinout/ReservedAlBl5.0 VGNDA2B2GNDMGT Rx+0A3B3MGTTx+0MGT Rx-0A4B4MGTTx-0GNDA5B5GNDMGT Rx+1A6B6MGTTx+1MGT Rx-1A7B7MGT Tx-1G

11、NDA8B8GNDDIO 4A9B9DIO 6DIO 5A10BIODIO 7GNDAllBllGNDMGTREF+/DIOOA12B12DIO 2MGT REF-/DIO 1A13B13DIO 3GNDA14B14GNDMGT Rx+2A15B15MGT Tx+2MGT Rx-2A16B16MGT Tx-2GNDA17B17GNDMGT Rx+3A18B18MGT Tx+3MGT Rx-3A19B19MGT Tx-3GNDA20B20GND5.0 VA21B21ReservedPXIe-5820 Block DiagramThe PXIe-5820 has t he l/Q Input,l/

12、Q O ut put,and FPGA Basecard subsyst ems.National InstrumentsPXIe-5820 FeaturesMGT.Ditigal I/ODIOPCIe Gen 3 x8 A DRAM SRAMPXI TriggersFPGA BasecardouCQ-dispm ssaidx 山xd/Not e Some calibrat ion-relat ed rout ing pat hs and front panel connect ors have been omit t ed from t he illust rat ion of t he h

13、igh-level block diagram for simplicit y.Relat ed concept s:l/Q Input l/Q O ut put FPGA Basecard Subsyst emFPGA Basecard Subsyst emThe PXIe-5820 has an FPGA basecard,represent ed by t he following high-level block diagram.8 PXIe-5820 Features UCO5-0ECDssedx 山-xdThe FPGA basecard of t he PXIe-5820 con

14、sist s of t he following component s:FPGA,Clocking,ADCs and DACs,PFI 0,Digit al I/O,DRAM,SRAM,PCIe Int erface,and PXI t riggers.Xilinx Virt ex-7 FPGAThe PXIe-5820 cont ains a Xilinx Virt ex-7 VX690T FPGA,which is used for syst em configurat ion,digit al dat a movement,and digit al signal processing.

15、The FPGA has direct connect ions t o t he ADC,DAC,PCI Express bus,DRAM,SRAM,PFI 0,digit al I/O,and PXI t rigger lines,allowing for cust om programming using LabVIEW FPGA t o meet t he needs of many t ypes of applicat ions.The Xilinx Virt ex-7 FPGA has t he following resources.Table 4.Reconfigurable

16、FPGA ResourcesResource TypeNumberSlice regist ers866,400Slice look-up t ables(LUT)433,200DSP48E1S360018 Kb block RAMs2940Clocking National InstrumentsPXIe-5820 FeaturesThe PXIe-5820 has mult iple clocks available on t he device and inside t he FPGA.The main device clock is t he Sample Clock,which is

17、 used t o clock t he ADC,clock t he DAC,and creat e t he Dat a Clock for t he relat ed FPGA logic.Sample ClockThe Sample Clock runs at 1.25 GHz and is export ed by t he phase-locked loop(PLL).You can select one of t he following resources as t he reference signal for t he PLL:The int ernal t emperat

18、 ure compensat ed cryst al oscillat or(TCXO)The PXIe-5820REF IN front panel connect or PXI_CLO CKWhile t he Sample Clock frequency is fixed at 1.25 GHz,you can achieve high-resolut ion l/Q dat a rat es using t he Fract ional Int erpolat or and Fract ional Decimat or DSP FPGA Vis.Dat a ClockThe Sampl

19、e Clock is divided by eight t o creat e t he Dat a Clock,which is sent t o t he FPGA.The Dat a Clock runs at 156.25 MHz,and it is t he main clock used for t he acquisit ion and generat ion dat a pat hs inside t he FPGA.Because t he Dat a Clock is one-eight h t he rat e of t he Sample Clock,eight sam

20、ples are processed on each cycle of t he Dat a Clock.ADC FPGA DACFPGA ClocksThe following t able list s t he clocks available in t he FPGA.In addit ion t o t hese clocks,LabVIEW FPGA allows for derived clocks at user-defined frequencies.10 PXIe-5820 FeaturesNameFrequency(MHz)Descript ionDat a Clock1

21、56.25Main clock used for t he acquisit ion and generat ion dat a pat hs in t he FPGA.Dat a Clock x2312.5In-phase wit h t he Dat a Clock and used for DSP Vis.Dat a Clock x4625In-phase wit h t he Dat a Clock.40 MHz O nboard Clock40Free-running 40 MHz oscillat or.200 MHz O nboard Clock200Free-running 2

22、00 MHz oscillat or.PXIe_CLK100100100 MHz clock from t he backplane.Front Panel Clocking Connect orsYou can use t he PXIe-5820 REF IN front panel connect or t o apply an ext ernal 10 MHz reference t o t he device.Relat ed reference:PXIe-5820DRAMThe PXIe-5820 has t wo banks of dynamic random-access me

23、mory(DRAM),which are independent ly accessible from t he FPGA.Refer t o t he PXIe-5820 Specifications document for informat ion about t he DRAM size and t hroughput.These DRAM banks are general purpose,but t hey are oft en used for st oring waveforms t o be generat ed or waveforms t hat have been ac

24、quired.Not e Nat ional Inst rument s recommends using LabVIEW FPGA memory it ems for most applicat ions requiring t he use of DRAM.Relat ed t asks:Configuring DRAM wit h FPGA Memory It emsConfiguring DRAM wit h FPGA Memory It ems National InstrumentsPXIe-5820 FeaturesUse t he FPGA memory it em int e

25、rface t o use DRAM in t he same way t hat you use block memory and look-up t ables(LUT).DRAM memory it ems appear in t he Project Explorer window undert he FPGA t arget.The FPGA memory it em int erface allows you t o part it ion t he physical DRAM banks int o mult iple memory it ems.Complet e t he f

26、ollowing st eps t o configure DRAM wit h FPGA memory it ems.1.To creat e a t arget-scoped memory it em,right-click t he FPGA t arget in t he Project Explorer window and select New Memory from t he short cut menu.The Memory Propert ies dialog box appears.2.Select DRAM from t he Implement at ion pull-

27、down menu.3.Select t he DRAM bank you want t o use from t he DRAM bank pull-down menu.4.Type in t he number of element s based upon your desired memory size in t he Request ed number of element s t ext box.5.Click O K in t he Memory Propert ies dialog box.The memory it em is now populat ed in t he P

28、roject Explorer window undert he t arget.6.Use t he memory it em in an FPGA VI.SRAMThe PXIe-5820 has one bank of st at ic random-access memory(SRAM),which is accessible from t he FPGA.Refer t o t he PXIe-5820 Specifications document for informat ion about t he SRAM size and t hroughput.SRAM Int erfa

29、ceThe PXIe-5820 support s SRAM access t hrough socket ed component-level IP(CLIP).Refer t o t he PXIe-5820 Specifications document t o det ermine t he available amount of onboard SRAM for your device.Relat ed t asks:Configuring SRAM wit h Socket ed CUPConfiguring SRAM wit h Socket ed CLIP上 PXIe-5820

30、 FeaturesUse t he socket ed CLIP int erface t o communicat e direct ly wit h t he onboard SRAM.Socket ed CLIP list s all memory int erfaces t hat are compat ible wit h t he SRAM.The SRAM CLIP is present in t he LabVIEW project by default but is disabled.Complet e t he following st eps t o configure

31、SRAM wit h socket ed CLIP:1.Right-click t he SRAM CLIP and select Propert ies from t he short cut menu t o display t he SRAM Propert ies dialog box.2.Select Enable Memory if it is not already select ed t o display t he SRAM configurat ion opt ions.3.Select t he appropriat e clock for your project in

32、 t he Clock Select ions dialog box.You can use t he SRAM CLIP in any single clock domain.You can select only clocks already added t o t he project.Relat ed concept s:SRAM Propert ies Dialog BoxSRAM Propert ies Dialog BoxRight-click t he SRAM Bank it em in t he Project Explorer window and select Prop

33、ert ies from t he short cut menu t o display t his dialog box.Check t he Enable SRAM checkbox if it is not already select ed t o display t he following pages in t he Cat egory list:General Clock Select ionsGeneral PageUse t he General page t o configure t he t ype of memory int erface t hat should b

34、e used when communicat ing wit h ext ernal SRAM.To display t his page,in t he SRAM Propert ies dialog box,select General from t he Cat egory list.This page cont ains t he following component s:Enable SRAM Enables t he SRAM.Unchecking t his box disables access t o t he SRAM.National InstrumentsPXIe-5

35、820 Features Memory Int erfaceList s all memory int erfaces t hat are compat ible wit h t he SRAM.If mult iple versions of a memory int erface are available,t he version informat ion displays next t o t he memory int erface name.Det ailsDisplays general informat ion about t he SRAM memory int erface

36、.Pat hDisplays t he file syst em pat h t o t he XML file for t he current ly select ed memory int erface file.ReloadReloads t he current ly select ed memory int erface in t he t able.Use t he Reload but t on if you modify a memory int erface XML file on disk aft er you configure it for use wit h you

37、r FPGA t arget.Reload updat es t he I/O in t he LabVIEW project and det ails informat ion,but changes may not be visible in t he Memory Int erface or Pat h dialog boxes.The PXIe-5820 ships wit h one memory int erface support opt ion,which provides access t o t he ext ernal SRAM memory.Clock Select i

38、ons PageUse t he Clock Select ions page t o link each clock port defined by t he componentlevel IP(CLIP)t o a clock on t he FPGA t arget.You must add t he FPGA clock t o t he LabVIEW project before you can link t o t he FPGA clock.To display t his page,in t he SRAM Propert ies dialog box,select Cloc

39、k Select ions from t he Cat egory list.This page includes t he following component s:Component-Level IP ClockList s clock(s)defined in t he CLIP declarat ion XML file.Connect ionList s clocks available on t he FPGA t arget.Power and Thermal Monit oring and Shut down Condit ionsThe PXIe-5820 is prot

40、ect ed against excessive t emperat ures and power consumpt ion and shut s down in t he presence of excessive heat or power consumpt ion.When t he module shut s down,it aut omat ically loads a low-power,nearly empt y FPGA image.Any user inst rument driver session or FPGA I/O st ops,and any program t

41、hat t ries t o read or writ e t o t he module ret urns an error.To recover from t hermal shut down,resolve t he excessive t emperat ure and rest art t he syst em,or reset t he device from MAX.Check t hat t he ambient t emperat ure 14 PXIe-5820 Featuresaround t he chassis is wit hin specificat ions a

42、nd t hat t he device is receiving proper airflow.Make sure t hat chassis fans are clean and t hat filler panels or slot blockers cover any empt y slot s t o maximize cooling airflow.Posit ion t he chassis so t hat inlet and out let vent s are not obst ruct ed.To recover from an over-power shut down,

43、rest art t he syst em or reset t he device from MAX.Avoid running t he applicat ion or FPGA VI t hat t riggered t he excess power consumpt ion.Reducing t he ambient t emperat ure and improving cooling and airflow may also reduce power consumpt ion.Monit or t emperat ure and power consumpt ion in you

44、r applicat ion t o det ect shut down condit ions.To monit or how far t he module is from t he t emperat ure limit,use t he FPGA Temperat ure propert y or t he NIRFSA_ATTR_FPGA_TEMPERATURE at t ribut e.The t hermal shut down limit is.To monit or how far t he module is from t he power limit,use t he M

45、odule Power Consumpt ion propert y or t he NIRFSA_ATTR_MO DULE_PO WER_CO NSUMPTIO N at t ribut e.The power consumpt ion shut down limit is.Not e Ensure your applicat ion has a wide enough margin t o allow for t emperat ure and power variat ions bet ween your development environment and deployment en

46、vironment.The deployed applicat ion may run hot t er or cooler t han in it does in development due t o hardware differences or variat ions in ambient t emperat ure,airflow,chassis posit ioning,adjacent modules,power consumpt ion,and ot her fact ors.Relat ed informat ion:-NI-RFSA Programming Referenc

47、ePCI Express Int erfaceThe PXIe-5820 has a PCI Express(up t o Gen3 x8)backplane connect ion,which is used for programmed I/O,DMA t ransfers,and peer-t o-peer st reaming.DIGITAL I/O(DIO)The PXIe-5820 DIGITAL I/O(DIO)connect or support s eight parallel LVCMO S lines in addit ion t o four lanes of high

48、 speed serial mult i-gigabit t ransceivers(MGT),using a 42-pin Molex Nano-Pit ch I/O connect or.The eight LVCMO S lines support 1.2 V,1.5 V,1.8 V,2.5 V,and 3.3 V volt age levels and can be used in a variet y of applicat ions including serial peripheral int erface bus(SPI),int er-int egrat ed circuit

49、(I2C)bus,and National InstrumentsPXIe-5820 Featuresdigit al t riggering and event s.You can cont rol t he lines direct ly from t he inst rument s onboard FPGA.The PXIe-5820 DIGITAL I/O(DIO)can use DIO signals in a variet y of applicat ions including serial peripheral int erface bus(SPI),int er-int e

50、grat ed circuit(l2C)bus,anddigit al t riggering and event s.Signal TypeMGT Tx Xilinx Virt ex-7 GTHDirect ion Descript ionO ut put Dedicat ed MGTt ransmit different ial pairs(AC-coupled).MGT Rx Input Dedicat ed MGT receivedifferent ial pairs(AC-coupled).MGT REF Different ialUser reference clock sourc

移动网页_全站_页脚广告1

关于我们      便捷服务       自信AI       AI导航        获赠5币

©2010-2024 宁波自信网络信息技术有限公司  版权所有

客服电话:4008-655-100  投诉/维权电话:4009-655-100

gongan.png浙公网安备33021202000488号   

icp.png浙ICP备2021020529号-1  |  浙B2-20240490  

关注我们 :gzh.png    weibo.png    LOFTER.png 

客服