ImageVerifierCode 换一换
格式:PPT , 页数:31 ,大小:904KB ,
资源ID:1877921      下载积分:12 金币
验证码下载
登录下载
邮箱/手机:
验证码: 获取验证码
温馨提示:
支付成功后,系统会自动生成账号(用户名为邮箱或者手机号,密码是验证码),方便下次登录下载和查询订单;
特别说明:
请自助下载,系统不会自动发送文件的哦; 如果您已付费,想二次下载,请登录后访问:我的下载记录
支付方式: 支付宝    微信支付   
验证码:   换一换

开通VIP
 

温馨提示:由于个人手机设置不同,如果发现不能下载,请复制以下地址【https://www.zixin.com.cn/docdown/1877921.html】到电脑端继续下载(重复下载【60天内】不扣币)。

已注册用户请登录:
账号:
密码:
验证码:   换一换
  忘记密码?
三方登录: 微信登录   QQ登录  
声明  |  会员权益     获赠5币     写作写作

1、填表:    下载求助     留言反馈    退款申请
2、咨信平台为文档C2C交易模式,即用户上传的文档直接被用户下载,收益归上传人(含作者)所有;本站仅是提供信息存储空间和展示预览,仅对用户上传内容的表现方式做保护处理,对上载内容不做任何修改或编辑。所展示的作品文档包括内容和图片全部来源于网络用户和作者上传投稿,我们不确定上传用户享有完全著作权,根据《信息网络传播权保护条例》,如果侵犯了您的版权、权益或隐私,请联系我们,核实后会尽快下架及时删除,并可随时和客服了解处理情况,尊重保护知识产权我们共同努力。
3、文档的总页数、文档格式和文档大小以系统显示为准(内容中显示的页数不一定正确),网站客服只以系统显示的页数、文件格式、文档大小作为仲裁依据,个别因单元格分列造成显示页码不一将协商解决,平台无法对文档的真实性、完整性、权威性、准确性、专业性及其观点立场做任何保证或承诺,下载前须认真查看,确认无误后再购买,务必慎重购买;若有违法违纪将进行移交司法处理,若涉侵权平台将进行基本处罚并下架。
4、本站所有内容均由用户上传,付费前请自行鉴别,如您付费,意味着您已接受本站规则且自行承担风险,本站不进行额外附加服务,虚拟产品一经售出概不退款(未进行购买下载可退充值款),文档一经付费(服务费)、不意味着购买了该文档的版权,仅供个人/单位学习、研究之用,不得用于商业用途,未经授权,严禁复制、发行、汇编、翻译或者网络传播等,侵权必究。
5、如你看到网页展示的文档有www.zixin.com.cn水印,是因预览和防盗链等技术需要对页面进行转换压缩成图而已,我们并不对上传的文档进行任何编辑或修改,文档下载后都不会有水印标识(原文档上传前个别存留的除外),下载后原文更清晰;试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓;PPT和DOC文档可被视为“模板”,允许上传人保留章节、目录结构的情况下删减部份的内容;PDF文档不管是原文档转换或图片扫描而得,本站不作要求视为允许,下载前自行私信或留言给上传者【快乐****生活】。
6、本文档所展示的图片、画像、字体、音乐的版权可能需版权方额外授权,请谨慎使用;网站提供的党政主题相关内容(国旗、国徽、党徽--等)目的在于配合国家政策宣传,仅限个人学习分享使用,禁止用于任何广告和商用目的。
7、本文档遇到问题,请及时私信或留言给本站上传会员【快乐****生活】,需本站解决可联系【 微信客服】、【 QQ客服】,若有其他问题请点击或扫码反馈【 服务填表】;文档侵犯商业秘密、侵犯著作权、侵犯人身权等,请点击“【 版权申诉】”(推荐),意见反馈和侵权处理邮箱:1219186828@qq.com;也可以拔打客服电话:4008-655-100;投诉/维权电话:4009-655-100。

注意事项

本文(MIPI协议详细介绍1.ppt)为本站上传会员【快乐****生活】主动上传,咨信网仅是提供信息存储空间和展示预览,仅对用户上传内容的表现方式做保护处理,对上载内容不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知咨信网(发送邮件至1219186828@qq.com、拔打电话4008-655-100或【 微信客服】、【 QQ客服】),核实后会尽快下架及时删除,并可随时和客服了解处理情况,尊重保护知识产权我们共同努力。
温馨提示:如果因为网速或其他原因下载失败请重新下载,重复下载【60天内】不扣币。 服务填表

MIPI协议详细介绍1.ppt

1、 MIPIMIPI Protocol IntroductionMIPI Development Team 2010-9-2.What is MIPI?What is MIPI?v MIPI stands for Mobile Industry Processor Interface MIPI Alliance is a collaboration of mobile industry leaders.Objective to promote open standards for interfaces to mobile application processors.Intends to spe

2、ed deployment of new services to mobile users by establishing Spec.v Board Members in MIPI Alliance Intel,Motorola,Nokia,NXP,Samsung,ST,TIWhat is MIPI?What is MIPI?v MIPI Alliance Specification for display DCS(Display Command Set)DCS is a standardized command set intended for command mode display mo

3、dules.DBI,DPI(Display Bus Interface,Display Pixel Interface)DBI:Parallel interfaces to display modules having display controllers and frame buffers.DPI:Parallel interfaces to display modules without on-panel display controller or frame buffer.DSI,CSI(Display Serial Interface,Camera Serial Interface)

4、DSI specifies a high-speed serial interface between a host processor and display module.CSI specifies a high-speed serial interface between a host processor and camera module.D-PHY D-PHY provides the physical layer definition for DSI and CSI.DSI LayersDSI LayersDCS specDSI specD-PHY specOutlineOutli

5、nevD-PHYIntroductionLane Module,State and Line levelsOperating ModesEscape ModeSystem Power StatesElectrical CharacteristicsSummaryIntroduction for D-PHYvD-PHY describes a source synchronous,high speed,low power,low cost PHYvA PHY configuration containsA Clock LaneOne or more Data LanesvThree main l

6、ane typesUnidirectional Clock LaneUnidirectional Data LaneBi-directional Data LanevTransmission ModeLow-Power signaling mode for control purpose:10MHz(max)High-Speed signaling mode for fast-data traffic:80Mbps 1Gbps per LanevD-PHY low-level protocol specifies a minimum data unit of one byteA transmi

7、tter shall send data LSB first,MSB last.vD-PHY suited for mobile applicationsDSI:Display Serial InterfaceA clock lane,One to four data lanes.CSI:Camera Serial InterfaceTwo Data Lane PHY ConfigurationTwo Data Lane PHY ConfigurationLane ModulevPHY consists of D-PHY(Lane Module)vD-PHY may containLow-Po

8、wer Transmitter(LP-TX)Low-Power Receiver(LP-RX)High-Speed Transmitter(HS-TX)High-Speed Receiver(HS-RX)Low-Power Contention Detector(LP-CD)vThree main lane typesUnidirectional Clock LaneMaster:HS-TX,LP-TXSlave:HS-RX,LP-RXUnidirectional Data LaneMaster:HS-TX,LP-TXSlave:HS-RX,LP-RXBi-directional Data L

9、aneMaster,Slave:HS-TX,HS-RX,LP-TX,LP-RX,LP-CDUniversal Lane Module ArchitectureUniversal Lane Module ArchitectureLane States and Line LevelsThe two LP-TXs drive the two Lines of a Lane independently and single-ended.Four possible Low-Power Lane states(LP-00,LP-01,LP-10,LP-11)A HS-TX drives the Lane

10、differentially.Two possible High Speed Lane states(HS-0,HS-1)During HS transmission the LP Receivers observe LP-00 on the LinesLine Levels(typical)LP:01.2VHS:100300mV(Swing:200mV)Lane StatesLP-00,LP-01,LP-10,LP-11HS-0,HS-1Operating ModesThere are three operating modes in Data LaneEscape mode,High-Sp

11、eed(Burst)mode and Control modePossible events starting from the Stop State of control modeEscape mode request(LP-11LP-10LP-00LP-01LP-00)High-Speed mode request(LP-11LP-01LP-00)Turnaround request(LP-11LP-10LP-00LP-10LP-00)Escape ModeEscape ModevEscape mode is a special operation for Data Lanes using

12、 LP states.With this mode some additional functionality becomes available:LPDT,ULPS,TriggerA Data Lane shall enter Escape mode via LP-11LP-10LP-00LP-01LP-00Once Escape mode is entered,the transmitter shall send an 8-bit entry command toindicate the requested action.Escape mode uses Spaced-One-Hot En

13、coding.means each Mark State is interleaved with a Space State(LP-00).Send Mark-0/1 followed by a Space to transmit a zero-bit/one-bitA Data Lane shall exit Escape mode via LP-10LP-11vUltra-Low Power StateDuring this state,the Lines are in the Space state(LP-00)Exited by means of a Mark-1 state with

14、 a length TWAKEUP(1ms)followed by a Stop state.Escape ModeEscape ModeClock Lane Ultra-Low Power StateClock Lane Ultra-Low Power Statev A Clock Lane shall enter ULPS viaLP-11LP-10LP-00v exited by means of a Mark-1 with a length TWAKEUP followed by a Stop StateLP-10 TWAKEUP LP-11The minimum value of T

15、WAKEUP is 1msHigh-Speed Data TransmissionHigh-Speed Data Transmissionv The action of sending high-speed serial data is called HS transmission or burst.v Start-of-TransmissionLP-11LP-01LP-00SoT(0001_1101)HS Data Transmission BurstAll Lanes will start synchronouslyBut may end at different timesThe clo

16、ck Lane shall be in High-Speed mode,providing a DDR Clock to the Slave sidevEnd-of-TransmissionH Toggles differential state immediately after last payload data bitv and keeps that state for a time THS-TRAILHigh-Speed Clock TransmissionHigh-Speed Clock Transmissionv Switching the Clock Lane between C

17、lock Transmission and LP ModeA Clock Lane is a unidirectional Lane from Master to SlaveIn HS mode,the clock Lane provides a low-swing,differential DDR clock signal.the Clock Burst always starts and ends with an HS-0 state.the Clock Burst always contains an even number of transitionsSummary for D-PHY

18、Summary for D-PHYv Lane Module,Lane State and Line LevelsLane Module:LP-TX,LP-RX,HS-TX,HS-RX,LP-CDLane States:LP-00,LP-01,LP-10,LP-11,HS-0,HS-1Line Levels(typical):LP:01.2V,HS:100300mV(Swing:200mV)vOperating ModesEscape Mode entry procedure:LP-11LP-10LP-00LP-01LP-00Entry Code LPD(10MHz)Escape Mode e

19、xit procedure:LP-10LP-11High Speed Mode entry procedure:LP-11LP-01LP-00SoT(00011101)HSD(80Mbps 1Gbps)High Speed Mode exit procedure:EoTLP-11Control Mode-BTA transmission procedure:LP-11LP-10LP-00LP-10LP-00Control Mode-BTA receive procedure:LP-00LP-10LP-11vSystem Power StatesLow-Power mode,High-Speed

20、 mode,Ultra-Low Power modevFault DetectionContention Detection(LP-CD),Watchdog Timer,Sequence Error Detection(Error Report)vGlobal Operation Timing ParameterClock Lane Timing,Data Lane TimingOther Timing Initialization,BTA,Wake-Up from ULPSvElectrical CharacteristicsHS-RX,LP-RX,LP-TX,LP-CD,Pin chara

21、cteristic,Clock signal,Data-Clock timingDC and AC characteristicOutlineOutlinevDSIIntroductionLane Distributor/Merger ConceptualPacket StructureData Transmission WayProcessor-Sourced PacketsPeripheral-Sourced PacketsReverse-Direction LP TransmissionVideo ModeSummaryIntroduction for DSIIntroduction f

22、or DSIv DSI is a Lane-scalable interface for increased performance.One Clock Lane/One to Four Data LanesvDSI-compliant peripherals support either of two basic modes of operationCommand Mode(Similar to MPU IF)Data Lane 0:bidirectionalFor returning data,ACK or error report to hostAdditional Data Lanes

23、:unidirectional.Video Mode(Similar to RGB IF)Data Lane 0:bidirectional or unidirectional;Additional Data Lanes:unidirectional.Video data should only be transmitted using HS mode.vTransmission ModeHigh-Speed signaling modeLow-Power signaling modeForward/Reverse direction LP transmissions shall use Da

24、ta Lane 0 onlyFor returning data,DSI-compliant systems shall only use Data Lane 0 in LP ModevPacket TypesShort Packet:4 bytes(fixed length)Long Packet:665541 bytes(variable length)Two Data Lanes HS Transmission ExampleTwo Data Lanes HS Transmission ExampleData Transmission WayvSeparate Transmissions

25、vSeparate Transmissionsv KEY:LPS Low Power State SP Short PacketSoT Start of Transmission LgP Long PacketEoT End of TransmissionShort Packet StructureShort Packet Structurev Packet Header(4 bytes)Data Identifier(DI)*1byte:Contains the Virtual Channel7:6 and Data Type5:0.Packet Data*2byte:Length is f

26、ixed at two bytesError Correction Code(ECC)*1byte:allows single-bit errors to be corrected and 2-bit errors to be detected.vPacket SizeFixed length 4 bytesvThe first byte of any packet is the DI(Data Identifier)byte.DI7:6:These two bits identify the data as directed to one of four virtual channels.D

27、I5:0:These six bits specify the Data Type.Long Packet StructureLong Packet StructurevPacket Header(4 bytes)Data Identifier(DI)*1byte:Contains the Virtual Channel7:6 and Data Type5:0.Word Count(WC)*2byte:defines the number of bytes in the Data Payload.Error Correction Code(ECC)*1byte:allows single-bi

28、t errors to be corrected and 2-bit errors to be detected.vData Payload(065535 bytes)Length=WC bytesvPacket Footer(2 bytes):ChecksumIf the payload has length 0,then the Checksum calculation results in FFFFhIf the Checksum isnt calculated,the Checksum value is 0000hvPacket Size4+(065535)+2=6 65541 byt

29、esData Types for Processor-sourced PacketsData Types for Processor-sourced PacketsError Correction CodeError Correction Codev P7=0v P6=0v P5=D10D11D12D13D14D15D16D17D18D19D21D22D23v P4=D4D5D6D7D8D9D16D17D18D19D20D22D23v P3=D1D2D3D7D8D9D13D14D15D19D20D21D23v P2=D0D2D3D5D6D9D11D12D15D18D20D21D22v P1=D

30、0D1D3D4D6D8D10D12D14D17D20D21D22D23v P0=D0D1D2D4D5D7D10D11D13D16D20D21D22D23ChecksumChecksumvunsigned char xx=0 x01,0 x5a,0 x5a,0 x03,0 x08,0 x2A,0 x00,0 x01 ,0 x00,0 xF8,0 x00,0 xF6,0 x57,0 x00,0X00,0 xE5;vtypedef unsigned short U16;vtypedef unsigned char U8;vU16 CRC_test;vU16 crc16_update(U16 crc,

31、U8 a);vint main()vv U16 crc,i;v crc=0 xFFFF;v for(i=0;i1;i+)crc=crc16_update(crc,xxi);v CRC_test=crc;v vU16 crc16_update(U16 crc,U8 a)vv int i;v crc=a;v for(i=0;i 1)0 x8408;v else crc=(crc 1);v v return crc;vPeripheral-to-Processor LP TransmissionsvDetailed format descriptionPacket structure for per

32、ipheral-to-processor transactions is the same as forthe processor-to-peripheral directionv For a single-byte read response,valid data shall be returned in the first byte The second byte shall be sent as 00hvIf the peripheral does not support Checksum it shall return 0000hPeripheral-to-Processor LP T

33、ransmissionsvPeripheral-to-processor transactions are of four basic typesTearing Effect(TE):trigger message(BAh)Acknowledge:trigger message(84h)Acknowledge and Error Report:short packet(Data Type is 02h)Response to Read Request:short packet or long packetGeneric Read Response、DCS Read Response(1byte

34、,2byte,multi byte)vFeatureBTA shall take place after every peripheral-to-processor transactionMulti-Lane systems shall use Lane 0 for all peripheral-to-processor transmissionsReverse-direction signaling shall only use LP mode of transmissionVideo ModevDSI supports three formats for Video Mode data t

35、ransmissionNon-Burst Mode with Sync PulsesNon-Burst Mode with Sync EventsBurst ModeSummary for DSIvDSI is a Lane-scalable interface.One Clock LaneOne to Four Data LanesvTransmission ModeHigh-Speed signaling mode(differential signal)(100mV300mV)Low-Power signaling mode(single-ended signal)(0V1.2V)For

36、 returning data,only use Data Lane 0 in LP ModevPacket TypesShort Packet:4 bytes(fixed length)Data ID(1byte)+Data0(1byte)+Data1(1byte)+ECC(1byte)Long Packet:665541 bytes(variable length)Packet Header(4 bytes)+Data Payload(065535 bytes)+Packet Footer(2 bytes)vOperation ModeCommand Mode(Similar to MPU IF)Video Mode(Similar to RGB IF)Non-Burst Mode with Sync PulsesNon-Burst Mode with Sync EventsBurst Mode Thank you!

移动网页_全站_页脚广告1

关于我们      便捷服务       自信AI       AI导航        获赠5币

©2010-2025 宁波自信网络信息技术有限公司  版权所有

客服电话:4008-655-100  投诉/维权电话:4009-655-100

gongan.png浙公网安备33021202000488号   

icp.png浙ICP备2021020529号-1  |  浙B2-20240490  

关注我们 :gzh.png    weibo.png    LOFTER.png 

客服